# Real-Time Digital Baseband System for Ultra-Broadband THz Communication

Viduneth Ariyarathna\*, Arjuna Madanayake#, Josep Miquel Jornet\*

\*Department of Electrical and Computer Engineering, Northeastern University, Boston, MA

 $^{\#}$ Department of Electrical and Computer Engineering, Florida International University, Miami, FL

Abstract—The research in communications at sub-THz and THz frequencies is currently confined to static wireless links due to the bottlenecks in interfacing with the real-time digital backends. A software defined radio platform to support real-time ultra-broadband communications over multi-GHz bandwidths at THz frequencies is proposed. A prototype for the transmit-side is implemented and experimentally demonstrated.

## I. INTRODUCTION

Data rates of 1 Tbps will be required to satisfy the demand for fast communications. Moving to the 100+ GHz bands is a must. Such bands exploit abundant spectrum having dozens of contiguous bandwidth for future needs. Wireless at both sub-THz and THz with multi-GHz bandwidths was previously explored from a theoretical standpoint. Recent experiments demonstrated the feasibility of such links albeit using off-line processing [?], [?]. Advancing to a real-time software defined radio (SDR) platform with sufficient adaptability to support the development and testing of custom-designed physical layer solutions at sub-THz and THz bands leads to uncharted engineering challenges that stem from both the cost and complexity in digital to analog (DAC) as well as analog to digital converters (ADCs) operating around 10-100 GSps.

One approach for realizing ultra-broadband signals with digital backends would be to use data links consisting of multiple frequency multiplexed radio channels, each supporting a slower data stream using manageably small bandwidth. Each low-bandwidth channel is processed on its own backend leading to a multirate baseband SDR processor. Having multiple ADC/DAC chips interfaced to an SDR is an impractical approach due to prohibitive hardware complexity and power consumption. We propose a solution where a system-on-a-chip (SoC) with multiple data converters (which can support at least few GSps of sample rates per converter) are integrated on the same chip alongside a reconfigurable SDR. We exploit Xilinx radio-frequency SoCs (RFSoCs)-an outcome of DARPA's radio frequency field programmable gate array RF-FPGA Program-to enable low size-weight-and-power realization of multi-channel frequency multiplexed SDR.

## II. PROPOSED SYSTEM AND PROTOTYPE IMPLEMENTATION

Xilinx RF-SoCs contain multiple (e.g.,  $8 \times 8$  in the ZU28R chip) DACs/ADCs alongside the programmable logic fabric [?]. The RFSoCs are typically used for phased arrays for 5G mmWave applications [19], [20]. Here, we leverage the RF-SoCs to parallel-process frequency-multiplexed multi-GHz-wide channels using the on-chip multiple data converters for sub-THz and THz SDR applications.

The transceiver architecture that realizes the proposed methodology is shown in Fig. 1. The transmitter-side architecture, shown in Fig. 1(a), utilizes the DACs in RF-SoCs to generate multiple analog baseband streams. The inphase/quadrature (IQ) data streams of each baseband channel, is then up-converted to a unique intermediate frequency (IF) to form a frequency-multiplexed aggregated IF signal. This can be achieved through a set of IQ-mixers. Each IQ mixer will upconvert a baseband channel to a different IF carrier  $\omega_k, \ k \in \{1, 2, 3, 4\},$  where 2 GHz  $< \omega_k < 18$  GHz. The  $\omega_k$ frequencies can be carefully picked to ensure sufficient guard between the channels and minimize inter-channel harmonic distortions. Each upconverted IF channel will then be combined using a wideband combiner to form the aggregated IF that will be connected to the radio (sub-THz/THz) front-ends. Similarly, multiple RFSoC systems can be used to aggregate more bandwidth in to the transmission link.

The envisioned receiver-side architecture for real-time processing of the aggregated frequency multiplexed transmission is shown in Fig. 1(b). The receiver circuit architecture, reciprocal to that of the transmitter, demultiplexes the aggregated channels by first splitting the received IF in to number of channels aggregated and then employing a set of IQ-mixers to downconvert each frequency band to baseband for digital SDR processing. As a proof-of-concept, we have engineered the transmitter-

As a proof-of-concept, we have engineered the transmitterside using the Xilinx ZCU111 board that features the ZU28DR RFSoC chip. This chip supports eight DACs and ADCs that can be clocked at a max rate of 6.55 GSps and 4.096 GSps, respectively supporting a total bandwidth of 26.2 GHz at the DACs and 16.4 GHz of bandwidth at the ADCs. The DACs in the ZU28DR RFSoC chip support 14-bit where as the ADCs are of 12-bit resolution.

For the prototype design of the transmitter-side, minimum of maximum clockable frequencies at both DACs and ADCS, which is 4.096 GSps is used. In order to relax the analog filtering requirements of anti-imaging and anti-aliasing filters,  $2\times$  interpolation/decimation is used at DACs and ADCs, respectively. Figure 1(c) shows the prototype setup of the implemented Xilinx RFSoC based back-end system. Here, 2 DACs are used to generate/process a single (complex baseband, I and Q separately) 2.048 GHz channel at the transmitter. Therefore, a total of 4 such baseband channels can be accommodated to utilize all the datacoverters available in the ZU28DR chip (given that  $4\times$  processing logic can fit in to the PL).

The PHY layer for the transmitter implementation is chosen to be orthogonal frquency division modulation (OFDM).



Fig. 1. (a) Overview architecture of the RFSoC-based digital back-end and the IF circuitry at the (a) transmitter-side (c) receiver-side; (c) experimental prototype of OFDM transmitter design multiplexing two 2 GHz channels.

Typically, due to directional nature of the wireless channels at above 100 GHz frequencies, the wireless channel is almost frequency flat but due to the ultrawide bandwidth electronic hardware provides a stronger contribution to the overall channel frequency selectivity. Polyphase digital cores generate orthogonal frequency division multiplexed (OFDM) baseband streams having channel bandwidth 2 GHz. The OFDM implementation uses a 64 subcarrier architecture which corresponds to a subcarrier spacing is 32 MHz. The FFT-size was selected such that frequency response of the electronics is flat across the subcarrier bandwidth for the  $\approx 2$  GHz bandwidth used by each channel. This was done after initial channel gain measurements conducted using 120-140 GHz front-ends available to authors [?] (the channel measurements showed that channels can be regarded frequency flat for bandwidths < 50 MHz). The digital cores have been designed to support conventional modulation schemes, namely, BPSK, QPSK, 16-QAM and 64-QAM modulations with the option for control of modulation at the subcarrier-level. Due to the choice of 64-point FFT size, the PHY layer frame structure has been implemented to mimic the IEEE 802.11a standard. Although the DACs and ADCs of the RFSoCs can support sample rates exceeding 4 GHz, the maximum clockable frequency of the PL processing digital circuits are generally bounded at an order of magnitude less than the maximum sampling rates. Therefore, all the digital processing circuits implementing the PHY layer have been designed in a polyphase manner which allows processing of such high data rates from the data-converters.

### **III. RESULTS**

Figure 1(c) shows the experimental setup where two channels, each having 2.048 GHz of bandwidth are combined to form an IF output of 4.096 GHz aggregated bandwidth. The LO frequencies for the two IQ mixers are set to  $\omega_1 = 3$  GHz and  $\omega_2 = 5.5$  GHz and thus the two transmit channels are centered at 3 GHz and 5.5 GHz. The two-channels were combined using a 2-way combiner and the combined transmitter IF output is shown in the top-right corner of Fig. 1(c). This system is currently being extended to 4 baseband channels to support 8 GHz of bandwidth at the transmitter side leveraging all 8 DACs of the ZU28DR chip. RFSoC based receiver-side processing node will have a similar architecture to demultiplex

multi-channel bandwidth and to bring them back to baseband using a set of IQ mixers. Its implementation is saved for future work. The transmitter implementation was verified by sending BPSK modulated data on all data-field subcarriers in channel-1 and QSPK modulated data on all data subcarriers at channel-2. The combined frequency multiplexed IF output was then captured in a digital storage oscilloscope and then the recorded samples were software-processed to obtain the symbol constellations at each channel. Fig. 2 shows the software processed output constellation diagrams for both BPSK an QPSK modulated data, thus verifying the proper transmission of frequency multiplexed aggregated output IF signal.



Fig. 2. Software processed output constellations for (a) channel-1 (BPSK modulated data symbols, error vector magnitude [EVM]: -19.5 dB), (b) channel-2 (QPSK-modulated data symbols, EVM: -17.2 dB).

#### ACKNOWLEDGEMENT

This work was supported by the US Air Force Research Laboratory Grant FA8750-20-1-0200.

#### REFERENCES

- K. Sengupta, T. Nagatsuma, and D. M. Mittleman, "Terahertz integrated electronic and hybrid electronic-photonic systems," *Nat Electron*, vol. 1, pp. 622–635, 2018. [Online]. Available: https://doi.org/10.1038/s41928-018-0173-2
- [2] A. Singh, M. Andrello, N. Thawdar, and J. M. Jornet, "Design and operation of a graphene-based plasmonic nano-antenna array for communication in the terahertz band," *IEEE Journal on Selected Areas in Communications*, vol. 38, no. 9, pp. 2104–2117, 2020.
- [3] C. Jastrow, S. Priebe, B. Spitschan, J. Hartmann, M. Jacob, T. Kurner, T. Schrader, and T. Kleine-Ostmann, "Wireless digital data transmission at 300 ghz," *Electronics Letters*, vol. 46, no. 9, pp. 661–663, 2010.
- [4] P. Rodríguez- Vázquez, J. Grzyb, N. Sarmah, B. Heinemann, and U. R. Pfeiffer, "Towards 100 gbps: A fully electronic 90 gbps one meter wireless link at 230 ghz," in 2018 48th European Microwave Conference (EuMC), 2018, pp. 1389–1392.
- [5] J. M. J. et al, "Channel modeling and capacity analysis for electromagnetic wireless nanonetworks in the terahertz band," *IEEE Trans. on Wireless Communications*, vol. 10, no. 10, pp. 3211–3221, 2011.

- [6] Y. Xing and T. S. Rappaport, "Propagation measurement system and approach at 140 GHz-moving to 6G and above 100 GHz," in *IEEE Global Communications Conference (GLOBECOM)*, 2018, pp. 1–6.
- [7] J. M. Eckhardt, T. Doeker, S. Rey, and T. Kürner, "Measurements in a real data centre at 300 GHz and recent results," in 2019 13th European Conference on Antennas and Propagation (EuCAP), 2019, pp. 1–5.
- [8] J. M. Jornet and I. F. Akyildiz, "Femtosecond-long pulse-based modulation for terahertz band communication in nanonetworks," *IEEE Transactions on Communications*, vol. 62, no. 5, pp. 1742–1754, 2014.
- [9] N. Khalid, T. Yilmaz, and O. B. Akan, "Energy-efficient modulation and physical layer design for low terahertz band communication channel in 5G femtocell internet of things," Ad Hoc Networks, vol. 79, pp. 63 – 71, 2018. [Online]. Available: http://www.sciencedirect.com/science/article/pii/S1570870518303597
- [10] Z. Hossain, C. N. Mollica, J. F. Federici, and J. M. Jornet, "Stochastic interference modeling and experimental validation for pulse-based terahertz communication," *IEEE Transactions on Wireless Communications*, vol. 18, no. 8, pp. 4103–4115, 2019.
- [11] Q. Xia, Z. Hossain, M. J. Medley, and J. M. Jornet, "A link-layer synchronization and medium access control protocol for terahertz-band communication networks," *IEEE Transactions on Mobile Computing*, pp. 1–1, 2019.
- [12] Y. Ghasempour, R. Shrestha, A. Charous *et al.*, "Single-shot link discovery for terahertz wireless networks," *Nat Commun*, vol. 11, 2020.
  [13] Z. Hossain, Q. Xia, and J. M. Jornet, "TeraSim: An ns-3 extension
- [13] Z. Hossain, Q. Xia, and J. M. Jornet, "TeraSim: An ns-3 extension to simulate terahertz-band communication networks," *Software Impacts*, vol. 1, p. 100004, 2019.
- [14] I. Kallfass, F. Boes, T. Messinger, J. Antes, A. Inam, U. Lewark, A. Tessmann, and R. Henneberger, "64 Gbit/s transmission over 850 m fixed wireless link at 240 GHz carrier frequency," *Journal of Infrared Millimeter and Terahertz Waves*, vol. 36, p. 221–233, 2015.
- [15] P. Sen, D. A. Pados, S. N. Batalama, E. Einarsson, J. P. Bird, and J. M. Jornet, "The teranova platform: An integrated testbed for ultrabroadband wireless communications at true terahertz frequencies," *Computer Networks*, vol. 179, p. 107370, 2020.
- [16] X. Inc. Rfsoc product selection guide. [Online]. Available: https://www.xilinx.com/support/documentation/selectionguides/zynq-usp-rfsoc-product-selection-guide.pdf
- [17] [Online]. Available: https://www.xilinx.com/products/silicondevices/soc/rfsoc.html
- [18] M. Fosberry and M. Livadaru, "Digital synthetic receive beamforming with the xilinx zc1275 evaluation board," in *IEEE International Sympo*sium on Phased Array System Technology (PAST), 2019, pp. 1–2.
- [19] R. F. et al, "Phased array radar cost reduction through the use of commercial RF systems on a chip," in IEEE Radar Conf., 2018.
- [20] S. P. et al, "A direct-conversion digital beamforming array receiver with 800 MHz channel bandwidth at 28 GHz using Xilinx RF SoC," in *IEEE Int. Conf. on Microwaves, Antennas, Communications and Electronic Systems*, 2019, pp. 1–5.
- [21] S. Pulipati, V. Ariyarathna, M. Khan, S. Bhardwaj, and A. Madanayake, "Aperture-array and lens+fpa multi-beam digital receivers at 28 GHz on Xilinx ZCU 1275 RF SoC," in *IEEE MTT-S Int. Microwave Symp. (to appear)*, 2020.